List of publications on a keyword: «»
Технические науки
Gleb A. Petrov , candidate of engineering sciences
FSBEI of HPE "V.I Ulyanov (Lenin) Saint Petersburg State Electrotechnical University "LETI" , Санкт-Петербург г
«The impact of noise disturbances on the quality of signal processing in the acoustic sodar»
The article describes how noise impacts the work of vertical profilers (SODAR). The authors analyzed the types of noise disturbances, their features. The dependence of the error value from the signal/noise ratio, which is the main indicator of the quality of the acoustic locator. The authors showed that noise disturbances affect the accuracy of acoustic measurements significantly. Moreover, the article contains a brief summary based on the research.
Aleksandr S. Butov , candidate of engineering sciences
Ilya S. Peplov
FSAEI of HE "National Research University of Electronic Technology" , Москва г
«RTL design techniques of asynchronous FIFO memory blocks with area and power consumption optimizations»
This paper presents several new asynchronous FIFO designs. While most existing FIFO’s have higher throughput for higher latency, our goal is to achieve very low latency while maintaining good throughput. The designs are implemented as circular arrays of cells connected to common data buses. Data items are not moved around the array once; they are enqueued. Each cell’s input and output behavior is dictated by the flow of two tokens around the ring: one that allows enqueuing data and one that allows dequeuing data. Since the problems were found in gray code's nature, both FIFO architectures represented in this paper use a modified gray code counters to pointers comparison and addressing the memory array. In the first architecture of FIFO buffer, memory array is addressed by binary code while the pointers are converted to gray codes and compared synchronously. In the second architecture of FIFO buffer memory array is addressed by gray code, but the gray code pointers comparison proceeds asynchronously. These changes give the advantage over the first architecture to reduce latency and power consumption.